## UNIVERSITY OF CALIFORNIA, BERKELEY # College of Engineering Department of Electrical Engineering and Computer Sciences EE 105: Microelectronic Devices and Circuits Total Fall 2010 ### **MIDTERM EXAMINATION #1** | Time allotted: 60 minutes | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME: Solutions | | | | | | STUDENT ID#: | | | | | | <ol> <li>SHOW YOUR WORK. (Make your methods clear to the grader!) Specially, while using chart, make sure that you indicate how you have got your numbers. For example, if reading off mobility, clearly write down what doping density that corresponds to. </li> <li>Clearly mark (underline or box) your answers.</li> <li>Specify the units on answers whenever appropriate.</li> </ol> | | | | | | SCORE:1/14 | | | | | | 2/16 | | | | | | 3/15 | | | | | / 45 #### PHYSICAL CONSTANTS | <u>Description</u> | <u>Symbol</u> | <u>Value</u> | PROPERTIES OF | SILICON. | AT 300K | |----------------------|--------------------|-------------------------|-------------------------|------------------------|-----------------------------| | Electronic charge | q | 1.6×10 <sup>-19</sup> C | <u>Description</u> | <u>Symbol</u> | <u>Value</u> | | Boltzmann's constant | k | $8.62 \times 10^{-5}$ | Band gap energy | $E_{ m G}$ | 1.12 eV | | | | eV/K | Intrinsic carrier | $n_{ m i}$ | $10^{10} \mathrm{cm}^{-3}$ | | Thermal voltage at | $V_{\mathrm{T}} =$ | 0.026 V | concentration | | 4- | | 300K | kT/q | | Dielectric permittivity | $arepsilon_{ ext{Si}}$ | $1.0 \times 10^{-12}$ | | | * | | | | F/cm | #### **USEFUL NUMBERS** $$V_T \ln(10) = 0.060 \text{ V} \text{ at } T=300\text{K}$$ exp(30) ~ $10^{13}$ Depletion region Width: $$W = \sqrt{\frac{2\varepsilon}{q} \left( \frac{1}{N_a} + \frac{1}{N_d} \right) \left( V_{bl} - V_{Applied} \right)}$$ #### Electron and Hole Mobilities in Silicon at 300K #### Prob 1. [14 pts] - (a) Assume that a Si sample has been doped with Ga (which is a group III element). - (i) Will the electron density increase or decrease if one increases temperature?Why? [2pt] - (ii) Will the hole density increase or decrease if one increases temperature? Why?[2pt] Ga -> III element -> acceptor (i) $$n = \frac{ni^2}{N_{Ga}}$$ will increase as $n_i$ increases with increasing temperature (b) Assume that a Si sample has a hole concentration which increases linearly over a distance of 1.6 μm from an initial value at x=0 to a final value of 10<sup>15</sup> cm<sup>-3</sup> at x=1.6 μm. It is known that the absolute value of maximum current density in this sample is 10.4 A/cm<sup>2</sup> and the average mobility of holes throughout this sample can be approximated to be 400 cm<sup>2</sup>/V-sec. Find out the hole concentration at x=0. Can you think of a situation (e.g. for a practical device) where such a profile of hole concentration may appear? $$T = 2 \frac{d\rho}{dx}$$ $$= 9 \frac{d\rho}{dx}$$ $$= 9 \frac{d\rho}{dx}$$ $$= 9 \frac{k\Gamma}{2} \times \frac{k\Gamma}{2} \times \frac{\rho(x=16\mu m) - \rho(x=0)}{1.6 \times 10^{4} \text{ cm}}$$ $$= 1.6 \times 10^{4} \text{ cm}$$ $$10.4 = 1.6 \times 10^{4} \times 400 \times 0.026 \times (16^{5} - \rho(x=0))$$ $$= 10.5 - \rho(x=0) = \frac{10.4 \times 10.4 \times 10^{4}}{1.6 \times 10.4 \times 10^{4} \times 10^{4}} = 10^{1.5}$$ $$\therefore [\rho(x=0) = 0] \Rightarrow \text{no carrier concentration at } x=0$$ This could happen at the collector-base junction of a p-n-p transister. (c) Assume that a Si sample of length 500 $\mu$ m at $T=300^{\circ}K$ is uniformly doped with acceptors at a concentration of 2.5 x $10^{10}$ cm<sup>-3</sup>. Following that, the semiconductor is *compensated* such that the carrier mobility comes out to be 400 cm<sup>2</sup>/v-sec. If 5V is applied across this sample, find out the current density. 400 cm/V-see $$\rightarrow 6 \times 10^{17} \text{ cm}^3 = \text{NA} + \text{NA}$$ $\therefore \text{Nd} = (6-2.5) \times 10^{17} = 3.5 \times 10^{17} \text{ cm}^3$ $\therefore \text{N} = \text{Nd} - \text{Na} = (3.5-2.5) \times 10^{17} = 10^{17} \text{ cm}^3$ Prob 2. [16 pts] (a) [10 pts] Consider that a Si sample has been doped as shown below: | N <sub>A</sub> =10 <sup>18</sup> cm <sup>-3</sup> | N <sub>D</sub> =10 <sup>16</sup> cm <sup>-3</sup> | |---------------------------------------------------|---------------------------------------------------| |---------------------------------------------------|---------------------------------------------------| (1) Briefly state how depletion region is created at the junction. behind behind holes diffuse from p to n leaving, immobile negative charges, electrons diffuse from n to p leaving behind immobile positive whatses. (ii) Find out the built in potential at T=300K. [2 pt] $$V_0 = \frac{k\Gamma}{q} \ln \frac{NAND}{n_1 2} = V_T \ln \frac{10^{34}}{10^{20}} = 14 V_T \ln 10$$ $$V_0 = 14 \times 0.06 = 0.84 V$$ (iii) If the two sides of the sample is now shorted, do you expect a current to flow due to the built in potential? Justify your answer. [2 pt] NO; because without an applied voltage diffusion unvent cancels out the drift unvent. Notably, the built-in potential build up to oppose the diffusion current that would otherwise flow due to diffusion in carrier concentration arross the junction. (V) Qualitatively explain what happens to charge density and electric field when a reverse bias is applied as opposed to equilibrium condition. Justify your answer. The charge profile will be widened. This is because a reverse bias uncovers additional immobile charges at the junction. Due to widered charge profile the peak electric field will be enhanced. Note that electric field is found by integrating The charge density. (b) A p-n junction diode will be designed such that: (i) the p side is much more heavily doped than the n side (ii) it has a built in potential of 0.72 V and (iii) at V<sub>applied</sub>=-0.88V (reverse bias), it gives a capacitance of $50 fF/(\mu m)^2$ (1 femto= $10^{-15}$ ). Find out the doping concentration for acceptors and donors. Clearly state all the approximations. [6 pt] $$\frac{10^{15} \cdot 6}{10^{18} \cdot 6} = 5 \times 10^{15} \cdot \frac{1}{10^{18}} 10^{18} \cdot \frac{1}{10^{18}} = 5 \times 10^{18} \cdot \frac{1}{10^{18}} = \frac{$$ But NaNd = $$ni^2 e^{-\frac{0.72}{0.076}} \approx 10^20 \times 10^{12} = 10^{32}$$ But mis clearly violates the condition Na>> Nd. Hence such a diode cannot be designed. From practical considerations, we may still worst a diode with $\beta$ side heavily deped and a capacitomic of 50 ff/nh at $\beta$ side heavily deped and a capacitomic of 50 ff/nh at $\beta$ with a slightly different built in potential. For example with $\beta$ = 1.26 U, so that No 2 100 mi 3 and Na = 1022 cm 3 #### Prob 3. [14 pts] #### (a) [8 pt] (i) For a BJT biased in the active mode, what are the mechanisms of carrier transport at the Base-Emitter and Base-Collector junction? [2 pt] Base-emitter-> Diffusion Base-collector-> Drift. - (ii) What are the two major mechanisms that can contribute to the base current? What steps are taken to minimize their effects? [2 pt] - (i) Diffusion into emitter - (ii) recombination in the base. To minimize diffusion, emitter is much more heavily dipid. than the base. To minimize yeumbination, base region is made short compared to that determined by minority carrier lifetime. (III) How is collector doped with respect to the base (more heavily or more lightly)? Why? [2 pt] collector is more lightly doped to minimize early effect. smaller base doping means now the there will be additional encroachment of collector-base depletion region into base. This means Ic will become a stronger function of Vet. This turn means that early means ro will decrease which in turn means that early voltage will decrease. (b) [7 pt] (i) Assume that for the transistor shown above, $V_{BE}$ =0.8 V, $\beta$ =2 and $R_{E}$ =1 k $\Omega$ . If to make sure $I_{c}$ =1 mA, $V_{CB}$ must be at least 0.4 V, Find out the minimum $V_{cc}$ that is required to get $I_{c}$ =1 mA. [5 pt] $$V_{LB}$$ , 0.4 $V$ $V_{C} - V_{B}$ , 0.4 $V$ $V_{C} - V_{B}$ ), 0.4 $V$ $V_{C} - V_{B}$ ), 0.4 $V$ $V_{B} + 0.4V$ $V_{B} = V_{BE} + V_{RE}$ $V_{C} = 0.8 + (I_{C} + I_{B}) P_{E}$ $$V_{8} = 0.8 + I_{c} (1 + \frac{1}{2}) P_{E}$$ $$= 0.8 + 10^{3} \times 10^{3} \times \frac{3}{2}$$ $$= 0.8 + 1.5 = 2.3 V$$ $$V_{cc} > 2.3 + 0.4$$ $$V_{cc} > 2.7 V$$ (ii) Draw the small signal model for the above transistor including $R_E$ and assuming that there is an independent small signal source in series with the DC source $V_{BE}$ . [2 pt] $$g_{m} = \frac{1c}{V_{T}} = \frac{16^{-3}}{26 \pi \Gamma^{3} \cdot \Lambda} = \frac{1}{26 \Omega}$$