# EECS 141: Fall 2001 Midterm 1 Professor B. Nikolic

For all problems, you can assume the following transistor parameters (unless otherwise mentioned):

#### NMOS:

 $V_{tn} = 0.4$ ,  $K'_n = 115 \text{ uA/V}^2$ ,  $V_{dsat} = 0.6 \text{V}$ , lambda = 0, gamma =  $0.4 \text{V}^{0.5}$ ,  $2\text{phi}_f = -0.6 \text{V}$ 

#### **PMOS:**

 $V_{tp} = -0.4$ ,  $K'_{p} = -30 \text{ uA/V}^2$ ,  $V_{dsat} = -1V$ , lambda = 0, gamma = -0.4V^{0.5},  $2\text{phi}_{f} = 0.6V$ 

#### **PROBLEM 1. MOS transistor as a switch**

Find the final value of the voltage  $V_o$ . Assume  $V_{tn} = |V_{tp}|=0.5V$ . <u>Assume that the</u> capacitor is initially discarged, and ignore subthreshold conduction and body effect.













## **PROBLEM 2. Equivalent RC models**

In class we modeled the inverter delay by finding its equivalent resistance and capacitance. You are asked to find the equivalent resistance and input capacitiance of a capacitively loaded symmetrically sized inverter.

a) Draw a schematic of how you would measure the equivalent resistance and briefly explain how would you do this.

b) Draw a schematic of how you would measure the equivalent input capacitance of this inverter. Explain the measurement procedure.

c) Does the input capacitance of this inverter depend on its loading? Explain your answer.

d) Does the input capacitance of this inverter depend on the type of transistion (H-L or L-H transition)? If the answer is yes, which one is larger? Explain your answer.

### **PROBLEM 3.** Gate Delays



file:///Cl/Documents%20and%20Settings/Jason%20Raft...%20-%20Fall%202001%20-%20Nikolic%20-%20Mid%201.htm (5 of 8)1/27/2007 4:16:40 PM



a) Find the  $M_3$  transistor width such that the switching point of the inverter  $(V_m)$  is placed in the middle of the  $V_x$  signal swing.

b) Find the  $t_{plH}$  delay of this circuit.  $C_{ox}=6fF/um^2$ . Overlap capacitances are  $C_o=0.3fF/um$ . Bottom-plate PN junction capacitances are 2fF/um (drain lengths are included). Ignore the sidewall capitances. Ignore the impact of rise/fall times on propagation delay.  $C_{out} = 10fF$ .

## **PROBLEM 4. Wire Modeling**

Consider an isolated 2mm long and 1um wide M1 wire over a silicon substrate driven by an inverter with zero output resistance and capacitance.

a) If the wire width is doubled, the delay of this wire will be (circle one):

More than 2x shorter / Exactly 2x shorter / Shorter, but less than 2x / Unchanged / Less than doubled / Exactly doubled / More than doubled

**Explanation**:

b) If the wire width is halved, the delay of this wire will be (circle one):

More than 2x shorter / Exactly 2x shorter / Shorter, but less than 2x / Unchanged / Less than doubled / Exactly doubled / More than doubled

Explanation:

c) If the wire thickness is doubled, the delay of this wire will be (circle one):

More than 2x shorter / Exactly 2x shorter / Shorter, but less than 2x / Unchanged / Less than doubled / Exactly doubled / More than doubled

Explanation:

d) If the oxide thickness (between the wire and the substrate) is doubled, the wire delay will be (circle one):

More than 2x shorter / Exactly 2x shorter / Shorter, but less than 2x / Unchanged / Less than doubled / Exactly doubled / More than doubled

**Explanation**:

Posted by HKN (Electrical Engineering and Computer Science Honor Society) University of California at Berkeley If you have any questions about these online exams please contactmailto:examfile@hkn.eecs.berkeley.edu