First Name

## UNIVERSITY OF CALIFORNIA AT BERKELEY

BERKELEY • DAVIS • IR VINE • LOS ANGELES • RIVERSIDE • SAN DIEGO • SAN FRANCISCO

Department of Electrical Engineering and Computer Sciences



SANTA BARBARA • SANTA CRUZ

CS 150 - Spring 1992 Prof. A. R. Newton

## Quiz 2

#### Room 10 Evans, Tuesday 3/31 (Open Katz, Calculators OK, 1hr 20min)

Include all final answers in locations indicated on these pages. Use reverse side of sheets for all working. If necessary, attach additional sheets by staple at the end. BE SURE TO WRITE YOUR NAME ON EVERY SHEET.

(1) (a) The binary string "10110101" is the 8-bit two's complement representation of a fixed point number. What is its decimal value?

1(a) (5pts)

10110101 = \_\_\_\_\_10

- (b) Design a circuit to compute the **two's complement** of a **3-bit binary number**. The inputs are b<sub>0</sub>, b<sub>1</sub> and b<sub>2</sub>, where b<sub>2</sub> is the most significant digit and the outputs are c<sub>0</sub>, c<sub>1</sub> and c<sub>2</sub> where c<sub>2</sub> is the most significant digit.
  - (i) Show a **truth table** for the circuit.
  - (ii) Draw Karnaugh maps for each output and use them to simplify the functions.
  - (iii) Draw a schematic diagram using the minimum number of NAND gates and inverters only.

1(b) (15pts)

(i) Truth table:

#### 1(b) (ii) Karnaugh Maps:

# Last Name: \_\_\_\_\_

First Name \_\_\_\_\_

| 00 01 11 10              | 00 01 11 |  |
|--------------------------|----------|--|
|                          |          |  |
| 0 2 6 4                  | 0 2 6    |  |
|                          | 1 3 7    |  |
|                          |          |  |
|                          |          |  |
| (iii) Schematic diagram: |          |  |
| (iii) Schemute ungi unit |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |
|                          |          |  |

- (2) You are to design a "Manhattan Compass" which is an automobile accessory which has four display lights labelled North, South, East, and (yes, you guessed it...) West. One of the lights is always lit and indicates which direction the car is facing. There are two sensors on the steering wheel, labelled Right and Left. The wires connected to each of the right and left sensors has the value 1 when the position of the steering wheel is to the right or left of center respectively and a value of 0 otherwise. In addition, there is a button labelled INIT which, when pushed, tells the system that the car is stationary, the steering wheel is centered (neither right nor left) and the car is facing north. In Manhattan, all turns are exactly 90 degrees once initiated (U turns are not permitted). Your design is to be a clocked synchronous circuit of the Moore form. Assume the clock signal CLK is derived from the left and right signals.
- (a) Provide a state transition graph for a Moore implementation of the compass. Use the minimum number of states.
- (b) Provide a **state table** for the compass.
- (c) Derive the flip-flop input equations and compass output equations for an implementation which uses clocked D flip-flops. Assume the INIT signal is used to reset the flip flops. Draw a schematic diagram for your circuit, including the D flip-flops and a minimum number of logic gates (no multiplexors!). Show all Karnaugh maps used.

| 2(a) (4pts) State Transition Graph: |  |
|-------------------------------------|--|
|                                     |  |
|                                     |  |
|                                     |  |
|                                     |  |
|                                     |  |
|                                     |  |
|                                     |  |
|                                     |  |
|                                     |  |
|                                     |  |
|                                     |  |
| 2(b) (2pts) State Table:            |  |

2(c) (i) (2pts) Karnaugh Maps:

(ii) (6pts) Flip-flop Input Equations & clock generation:

\_\_\_\_\_

\_\_\_\_\_

CLK = \_\_\_\_\_

(iii) (4pts) Output Equations:

N = \_\_\_\_\_ E = \_\_\_\_\_

S = \_\_\_\_\_ W = \_\_\_\_\_

(iv) (7pts) Schematic Diagram:

### Last Name: \_\_\_\_\_

First Name \_\_\_\_\_

| he state table for a Mealy machine shown below: |                |                |                |          |     |  |  |
|-------------------------------------------------|----------------|----------------|----------------|----------|-----|--|--|
|                                                 |                | next state     |                | output Z |     |  |  |
|                                                 |                | x=0            | x=1            | x=0      | x=1 |  |  |
|                                                 | S <sub>0</sub> | S <sub>1</sub> | S <sub>2</sub> | 0        | 0   |  |  |
|                                                 | $\mathbf{S}_1$ | S <sub>3</sub> | S <sub>2</sub> | 0        | 0   |  |  |
|                                                 | S <sub>2</sub> | $S_1$          | $S_4$          | 0        | 0   |  |  |
|                                                 | S <sub>3</sub> | $S_5$          | S <sub>2</sub> | 0        | 0   |  |  |
|                                                 | S <sub>4</sub> | S <sub>1</sub> | S <sub>6</sub> | 0        | 0   |  |  |
|                                                 | S <sub>5</sub> | $S_5$          | S <sub>2</sub> | 1        | 0   |  |  |
|                                                 | S <sub>6</sub> | S <sub>1</sub> | S <sub>6</sub> | 0        | 1   |  |  |

(3) Consider the state table for a Mealy machine shown below:

- (a) Draw a **state transition graph** for the machine showing all input/output transitions and symbolic states.
- (b) Use the guidelines presented in class for state assignment to select an optimal state assignment (for minimum logic). Show all constraints, your final state assignment, and indicate which constraints are not satisfied by the assignment.
- (c) If a **ROM where used to implement the next-state and output logic** for a **D-flip-flop-based implementation** of your machine, how big would it have to be?

**3(a) (4 pts) State Transition Graph:** 

| <b>3(b)</b> | (i) (6 pts) Constraints:                                                           |                  |                  |   |  |
|-------------|------------------------------------------------------------------------------------|------------------|------------------|---|--|
|             | Guideline 1:                                                                       |                  |                  |   |  |
|             | Guideline 2:                                                                       |                  |                  |   |  |
|             | Guideline 3:                                                                       |                  |                  |   |  |
| (           | ii) (3 pts) Karnaugh Map for Assig                                                 | nment:           |                  |   |  |
|             | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                              |                  |                  |   |  |
|             | (iii) (3 pts) Final State Assignment:                                              |                  |                  |   |  |
|             | $S_0 = \_$ $S_1 = \_$                                                              | S <sub>2</sub> = |                  |   |  |
|             | S <sub>3</sub> = S <sub>4</sub> =                                                  | S <sub>5</sub> = | S <sub>6</sub> = | _ |  |
|             | (iv) (3 pts) Constraints not satisfied                                             |                  |                  |   |  |
| 3(c)        | (6pts) ROM size:<br>Number of address lines:<br>Number of data bits at each addres | c.               |                  |   |  |
|             | Total number of ROM bits:                                                          |                  |                  |   |  |